X-Git-Url: https://git.liburcu.org/?a=blobdiff_plain;f=markers-test%2Ftest-mark-speed-edit.c;h=dbb72faa4daf75d79ab21281b6112299355a3d60;hb=fade4071bfc7dcaebaad3e7f502c62a152f659a9;hp=b6ca499db1bd9ff715ed92de3742d729aac656f2;hpb=c78bfeb02b692f7eeb33dde77e7ff9bca5819191;p=lttv.git diff --git a/markers-test/test-mark-speed-edit.c b/markers-test/test-mark-speed-edit.c index b6ca499d..dbb72faa 100644 --- a/markers-test/test-mark-speed-edit.c +++ b/markers-test/test-mark-speed-edit.c @@ -10,6 +10,31 @@ #include #include +static void pmc_flush_cache(void) + { + register int i; + /* write back and invalidate cache (a serializing instruction) */ + + __asm__ __volatile__ ( "wbinvd" : : : "memory" ); + + /* The wbinvd instruction does not wait for the external caches + * to be flushed, but only requests that it be done. The loop + * is to be sure that enough time has elapsed, but the compiler + * might simplify or even remove it. The loop bound is for a + * 512 KB L2 cache. On a Pentium Pro/II/III, the loop uses + * 2 cycles per iteration. + * + * Does wbinvd also cause the TLB to be flushed? + * A comment in mtrr.c suggests that it does. + */ + + for (i = 0; i < 512*1024; i++) { + cpu_relax(); + } + } + + + static void noinline test2(const struct marker *mdata, void *call_private, ...) { @@ -62,14 +87,12 @@ static void noinline test2(const struct marker *mdata, //asm volatile (""); struct proc_dir_entry *pentry = NULL; -char temp0[8192]; -int temp[8192]; -char temp5[8192]; - static inline void test(unsigned long arg, unsigned long arg2) { + volatile int temp[5]; #ifdef CACHEFLUSH - wbinvd(); + clflush(¤t->pid); + //pmc_flush_cache(); #endif temp[2] = (temp[0] + 60) << 10; temp[3] = (temp[2] + 60) << 10; @@ -91,8 +114,8 @@ static int my_open(struct inode *inode, struct file *file) local_irq_save(flags); #ifdef CACHEFLUSH - wbinvd(); /* initial write back, without cycle count */ - msleep(20); /* wait for L2 flush */ + //pmc_flush_cache(); /* initial write back, without cycle count */ + //msleep(20); /* wait for L2 flush */ #endif rdtsc_barrier(); cycles1 = get_cycles();