Compat futex
[urcu.git] / urcu / arch_ppc.h
CommitLineData
ec4e58a3
MD
1#ifndef _URCU_ARCH_PPC_H
2#define _URCU_ARCH_PPC_H
121a5d44 3
6d0ce021 4/*
af02d47e 5 * arch_ppc.h: trivial definitions for the powerpc architecture.
6d0ce021 6 *
af02d47e
MD
7 * Copyright (c) 2009 Paul E. McKenney, IBM Corporation.
8 * Copyright (c) 2009 Mathieu Desnoyers <mathieu.desnoyers@polymtl.ca>
6d0ce021 9 *
af02d47e
MD
10 * This library is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU Lesser General Public
12 * License as published by the Free Software Foundation; either
13 * version 2.1 of the License, or (at your option) any later version.
14*
15 * This library is distributed in the hope that it will be useful,
6d0ce021 16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
af02d47e
MD
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * Lesser General Public License for more details.
6d0ce021 19 *
af02d47e
MD
20 * You should have received a copy of the GNU Lesser General Public
21 * License along with this library; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
6d0ce021
PM
23 */
24
ec4e58a3 25#include <urcu/compiler.h>
c96a3726 26#include <urcu/config.h>
121a5d44 27
6d0ce021
PM
28#define CONFIG_HAVE_MEM_COHERENCY
29
b4e52e3e
MD
30/* Include size of POWER5+ L3 cache lines: 256 bytes */
31#define CACHE_LINE_SIZE 256
32
af02d47e 33#ifndef BITS_PER_LONG
41e6b690 34#define BITS_PER_LONG (__SIZEOF_LONG__ * 8)
af02d47e
MD
35#endif
36
6d0ce021
PM
37#define mb() asm volatile("sync":::"memory")
38#define rmb() asm volatile("sync":::"memory")
39#define wmb() asm volatile("sync"::: "memory")
40
41/*
42 * Architectures without cache coherency need something like the following:
43 *
44 * #define mb() mc()
45 * #define rmb() rmc()
46 * #define wmb() wmc()
47 * #define mc() arch_cache_flush()
48 * #define rmc() arch_cache_flush_read()
49 * #define wmc() arch_cache_flush_write()
50 */
51
52#define mc() barrier()
53#define rmc() barrier()
54#define wmc() barrier()
55
49617de1 56#ifdef CONFIG_URCU_SMP
121a5d44
MD
57#define smp_mb() mb()
58#define smp_rmb() rmb()
59#define smp_wmb() wmb()
60#define smp_mc() mc()
61#define smp_rmc() rmc()
62#define smp_wmc() wmc()
63#else
64#define smp_mb() barrier()
65#define smp_rmb() barrier()
66#define smp_wmb() barrier()
67#define smp_mc() barrier()
68#define smp_rmc() barrier()
69#define smp_wmc() barrier()
70#endif
71
72/* Nop everywhere except on alpha. */
73#define smp_read_barrier_depends()
74
6d0ce021
PM
75static inline void cpu_relax(void)
76{
77 barrier();
78}
79
ebb22fff
MD
80/*
81 * Serialize core instruction execution. Also acts as a compiler barrier.
82 */
83static inline void sync_core()
84{
85 asm volatile("isync" : : : "memory");
86}
87
af02d47e
MD
88#define mftbl() \
89 ({ \
90 unsigned long rval; \
91 asm volatile("mftbl %0" : "=r" (rval)); \
92 rval; \
93 })
94
95#define mftbu() \
96 ({ \
97 unsigned long rval; \
98 asm volatile("mftbu %0" : "=r" (rval)); \
99 rval; \
100 })
6d0ce021
PM
101
102typedef unsigned long long cycles_t;
103
104static inline cycles_t get_cycles (void)
105{
af02d47e 106 long h, l;
6d0ce021
PM
107
108 for (;;) {
109 h = mftbu();
af02d47e 110 barrier();
6d0ce021 111 l = mftbl();
af02d47e 112 barrier();
6d0ce021 113 if (mftbu() == h)
af02d47e 114 return (((cycles_t) h) << 32) + l;
6d0ce021
PM
115 }
116}
121a5d44 117
ec4e58a3 118#endif /* _URCU_ARCH_PPC_H */
This page took 0.027573 seconds and 4 git commands to generate.